Espressif Systems /ESP32-P4 /SPI0 /SPI_SMEM_PMS1_ATTR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SPI_SMEM_PMS1_ATTR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (SPI_SMEM_PMS_RD_ATTR)SPI_SMEM_PMS_RD_ATTR 0 (SPI_SMEM_PMS_WR_ATTR)SPI_SMEM_PMS_WR_ATTR 0 (SPI_SMEM_PMS_ECC)SPI_SMEM_PMS_ECC

Description

SPI1 flash PMS section 1 start address register

Fields

SPI_SMEM_PMS_RD_ATTR

1: SPI1 external RAM PMS section %s read accessible. 0: Not allowed.

SPI_SMEM_PMS_WR_ATTR

1: SPI1 external RAM PMS section %s write accessible. 0: Not allowed.

SPI_SMEM_PMS_ECC

SPI1 external RAM PMS section %s ECC mode, 1: enable ECC mode. 0: Disable it. The external RAM PMS section %s is configured by registers SPI_SMEM_PMS%s_ADDR_REG and SPI_SMEM_PMS%s_SIZE_REG.

Links

() ()